## E6312: Problem Set 2

#### Miles Sherman

February 20, 2013

In the previous problem set, I measured various behaviors of the MOSFET transistor at the 180nm technology node. I mostly made direct measurements on input and output voltages as well as currents in an effort to better understand the different regions of operation of the devices. In this problem set, I take a first step towards measurement of parasitics in the devices by looking at intrinsic capacitances. In addition, I will build three basic amplifiers and measure their performance.

# 1 Problem 1: Intrinsic Capacitances

#### 1.1 $C_{gs}$

I measured the values for the gate to source capacitance using both DC operating point simulation as well as AC Analysis. To acquire the necessary DC operating simulation I first constructed the circuit shown in Figure 1. This circuit allows utilizes an nMOS transistor with  $W/L = 1\mu m/180nm$ . I ran a DC simulation on the circuit sweeping  $V_{DS}$  from 0V to 1.8V and outputting drain current with  $V_{GS} = 0.8$ V. Using the results browser I then plotted  $C_{gs}$  (minus  $C_{gs-overlap}$ ) against  $V_{DS}$  (Figure 3).

My next step was to attempt to attain the same measurements of  $C_{gs}$  using the method of AC analysis. To do this, I began by constructing the circuit shown in Figure 2 (note that the two AC voltage sources are toggled on/off in the simulating environment). My goal in this simulation was to isolate  $C_{gs}$  and utilize the capacitance equation

$$C = \frac{i_c}{2\pi f v_c} \tag{1}$$

to plot  $C_{gs}$ . I applied an AC signal of 10mV amplitude and low frequency to the source of the device. I then plotted the current into the gate of the device while sweeping  $V_{DS}$ . Even though the current at the gate flows to  $C_{gs}$  and  $C_{gd}$ , because the AC voltage is on the source, AC current flows through  $C_{gs}$  but not  $C_{gd}$ . Utilizing equation 1 as well as the overlap capacitance which was acquired from the results browser, I was able to plot  $C_{gs}$  against  $V_{DS}$  (Figure 4). As is expected in both of my plots,  $C_{gs}$  begins at approximately  $C_{OX}/2$  ( $C_{OX}=1.5fF$ ). However, one would expect the plots to saturate at  $\frac{2}{3}C_{OX}$  for values of  $V_{DS}$  greater than  $V_{DS-SAT}$ . This is not the case in my plots and I attribute this to short-comings in the model file.



Figure 1: Schematic to Simulate DC Operating Point



Figure 2: Schematic to Simulate AC Operation





Figure 3:  $C_{gs}$  vs.  $V_{DS}$  as Determined by DC Operating Point Simulation



Figure 4:  $C_{gs}$  vs.  $V_{DS}$  as Determined by AC Analysis

## 1.2 $C_{gd}$

To measure  $C_{gd}$ , I performed almost identical simulations to those of  $C_{gs}$ . However, to plot  $C_{gd}$  using AC analysis, I applied an AC signal to the drain of the device instead of the source and simulated current into the gate. This has the same isolating effect but this time on  $C_{gd}$  instead of  $C_{gs}$ . My plots can be seen in Figure 5 and Figure 6 (note that in these plots I also had to eliminate overlap capacitance which was acquired from the results browser. Similar to  $C_{gs}$ ,  $C_{gd}$  begins at  $C_{OX}/2$ , drops steadily, and then saturates to about 0F at  $V_{DS-SAT}$ .



Figure 5:  $C_{gd}$  vs.  $V_{DS}$  as Determined by DC Operating Point Simulation



Figure 6:  $C_{gd}$  vs.  $V_{DS}$  as Determined by AC Analysis

## **1.3** $C_{db}$

To measure  $C_{db}$ , I again performed similar DC and AC simulations on my circuit. To simulate the circuit for AC analysis I measured the current into the drain while actually applying an alternating signal to the body. My plots can be seen in Figure 7 and Figure 8.



Figure 7:  $C_{db}$  vs.  $V_{DS}$  as Determined by DC Operating Point Simulation



Figure 8:  $C_{db}$  vs.  $V_{DS}$  as Determined by AC Analysis

#### 2 Problem 2: Basic Amplifiers

#### 2.1 Common-Source

For the first part of this problem, I designed a common source amplifier and all associated biasing circuitry. I began by placing my amplifier device as well as unsized placements of my current mirror devices. In order to achieve the maximum output voltage swing, I knew my goal was to set  $V_{DS}$  of my amplifier device to approximately 0.9V (halfway between ground and  $V_{dd}$ ). This also would ensure my device to stay in saturation. To achieve this voltage, I sized my current mirror devices appropriately until I observed  $V_{DS} = 935.6mV$ . Next I chose a value of  $V_{GS}$  of 0.7V to bring the device into strong inversion. Because it was readily available from my previous design efforts, I simply connects the gate of my amplifier device to a node of my biasing circuit through a resistor. This brought my  $V_{GS}$  to 574.1mV which was acceptable for my purposes. My final design step was to add a small signal source which I connected to the gate of my amplifier device through a large isolating capacitor. The capacitor prevents my small signal source from affecting the biasing of my amplifier. I noted that after the design was complete,  $I_{DS}$  of my amplifier device was 17.38 $\mu A$ . My final topology can be seen in Figure 9 with annotated component parameters and Figure 10 with annotated DC operating point.

My next step was to analyze the performance of my circuit as three PVT corners. In the typical case (tt: typical corner,  $27^{\circ}C$ ,  $V_{dd} = 1.8V$ , my low frequency gain was 32.61dB. In the best case (ff: fast corner,  $-20^{\circ}C$ ,  $V_{dd} = 2.0V$ ), my low frequency gain was 32.68dB. In the worst case (ss: slow corner,  $85^{\circ}C$ ,  $V_{dd} = 1.6V$ ), my low frequency gain was 29.41dB. This was the most steady performance across PVT variations I could achieve. Frequency response plots of these three cases can be seen in Figure 11, Figure 12, and Figure 13 respectively.



Figure 9: Schematic of Common Source Amplifier and Associated Biasing Circuitry



Figure 10: Schematic of Common Source Amplifier with DC Operating Point Annotations



Figure 11: Frequency Gain of Common Source Amplifier in the Typical Case





Figure 12: Frequency Gain of Common Source Amplifier in the Best Case



Figure 13: Frequency Gain of Common Source Amplifier in the Worst Case  ${\cal C}$ 

My final performance analysis task was to find the maximum input and output voltage swing. To do this I applied a small signal to the gate of the amplifier device at 1MHz and varied its amplitude. I plotted various transient responses on AC input voltage amplitudes between  $20mV_{pp}$  and  $50mV_{pp}$ . As can be seen in Figure 14, the output begins to distort for larger amplitudes in the range. To determine the exact input voltage amplitude corresponding to -1dB of distortion, I used the calculator to plot an AC transfer function ( $v_{out}$  vs.  $v_{in}$ ). On this same plot, I also plotted a perfectly linear response if the amplifier had a gain of 31.61dB (-1dB). This can be seen in Figure 15. The intersection of these two curves shows the maximum input and output voltages (note that the plot shows amplitude from AC ground, not peak-to-peak). My final value of maximum input voltage for linear operation was  $v_{in} = 36.56mV_{pp}$  with a corresponding output value of  $v_{out} = 1.374V_{pp}$ .



Figure 14: Transient Response of Output Voltage for Various Input Voltage Amplitudes



Figure 15: AC Transfer Function of The Amplifier for Various Amplitudes with the -1dB Curve for Reference

#### 2.2 Common-Drain

I took a very similar design approach to the Common Drain amplifier as I did in the Common Source section. Because of the nature of the common drain amplifier, I knew I would only need to use one nMOS current mirror as a current source and one nMOS device for gate biasing. I began by placing both my sized amplifier device as well as unsized biasing devices. Similar to the previous design, my first goal was to maximize output voltage swing in the typical case so I aimed to achieve  $V_{DS} = 900mV$  across my amplifier device. By sizing my current mirror devices appropriately, I was able to achieve a DC output voltage of 903.7mV. I then set out to set my amplifier in strong inversion to acquire maximum gain. To do this, I adjusted the sizing of transistor M11 (in Figure 16 until I brought the amplifier to  $V_{GS} = 566.4mV$ . As a result of my biasing, the current across my amplifier device was  $I_{DS} = 15.2\mu A$  which is acceptable for strong inversion. My final topology can be seen in Figure 16 with annotated component parameters and Figure 17 with annotated DC operating point.

To analyze the performance of my amplifier, I applied a small signal to the gate of my common drain. Using a 1mV input amplitude at various frequencies, I was able to achieve a gain of approximately -0.740dB in the typical case (see Figure 18). In the best case, my gain was -0.758dB (see Figure 19) and in the worst case, my gain was -0.704dB (see Figure 20). To analyze the maximum input and output voltages for linear performance, I applied various amplitudes of input voltage at 10MHz and plotted the transient output voltage. As can be seen in Figure 21, distortion begins to occur around input amplitudes of about 1V. However, because an amplitude of 1V leads to a peak-to-peak input voltage of 2V (above the power supply level), this is not a feasible value. Therefore, it can be inferred that the swing is limited by the DC input voltage of 566.4mV. The maximum peak-to-peak input voltage is 1.13V and the maximum peak-to-peak output voltage is 1.03V. For reference, I compared my output voltage amplitude with the -1dB curve in Figure ??.



Figure 16: Schematic of Common Drain Amplifier and Associated Biasing Circuitry



Figure 17: Schematic of Common Drain Amplifier with DC Operating Point Annotations



Figure 18: Frequency Gain of Common Drain Amplifier in the Typical Case





Figure 19: Frequency Gain of Common Drain Amplifier in the Best Case



Figure 20: Frequency Gain of Common Drain Amplifier in the Worst Case



Figure 21: Transient Response of Output Voltage for Various Input Voltage Amplitudes



Figure 22: AC Transfer Function of The Amplifier for Various Amplitudes with the -1dB Curve for Reference

#### 2.3 Cascode

Because the cascade amplifier includes a common source device in its topology, I began this design by placing my design from the common source amplifier of this same problem. With my already-biased common source in place, I added the top transistor of my cascade. I knew that I had to add another branch of my bias circuit to provide voltage to the gate of this new transistor so I altered my topology (see Figure 23). With my new topology in place, I first sized the devices to achieve a DC output voltage of 0.862V. This allowed for maximum output voltage swing in the typical case. With this voltage set, and a current of  $I_{DS} = 14.93 \mu A$  biasing my cascade devices (appropriate for strong inversion), I had to set the correct gate voltages on each transistor for strong inversion (maximum gain). To do this, I performed a number of parametric simulations of the sizing of transistors M4 and M7. With this new data, I was able to easily find the optimal sizing, leading to  $V_{GS-TOP} = 578.9 mV$  and  $V_{GS-BOTTOM} = 570.7 mV$ . My final topology can be seen in Figure 23 with annotated component parameters and Figure 24 with annotated DC operating point.

To analyze the performance of my amplifier, I applied a small signal to the gate of my common source (bottom) device. Using a 1mV input amplitude at various frequencies, I was able to achieve a gain of approximately 47.17dB in the typical case (see Figure 25). In the best case, my gain was 39.66dB (see Figure 26) and in the worst case, my gain was 38.61dB (see Figure 27). To analyze the maximum input and output voltages for linear performance, I applied various amplitudes of input voltage at 1MHz and plotted the transient output voltage. As can be seen in Figure 28, distortion begins to occur at very low voltages. This is due to the fact that the top cascade transistor is operating at a very low value of  $V_{DS} = 245.1mV$  which was necessary to keep the amplifier in saturation for the best and worst case corners. When the output swings low enough, the top transistor falls out of saturation, depleting my gain. The maximum peak-to-peak input voltage is 2.44mV and the maximum peak-to-peak output voltage is 0.49mV. This was measured by comparing my output voltage amplitude with the -1dB curve shown in Figure ??.



Figure 23: Schematic of Cascode Amplifier and Associated Biasing Circuitry



Figure 24: Schematic of Cascode Amplifier with DC Operating Point Annotations



Figure 25: Frequency Gain of Cascode Amplifier in the Typical Case





Figure 26: Frequency Gain of Cascode Amplifier in the Best Case



Figure 27: Frequency Gain of Cascode Amplifier in the Worst Case



Figure 28: Transient Response of Output Voltage for Various Input Voltage Amplitudes



Figure 29: AC Transfer Function of The Amplifier for Various Amplitudes with the -1dB Curve for Reference